Show
Sort by
-
Accelerating python numerical libraries using FPGAs
-
ZyPy : intercepting NumPy operations for acceleration on FPGAs
-
- Conference Paper
- P1
- open access
Empowering parallel computing with field programmable gate arrays
-
- Journal Article
- A1
- open access
Data reuse buffer synthesis using the polyhedral model
-
- Conference Paper
- C3
- open access
Remote Procedure Call compiler for Field-Programmable Gate Arrays
-
- Journal Article
- A1
- open access
Efficiency analysis methodology of FPGAs based on lost frequencies, area and cycles
-
- Conference Paper
- C1
- open access
ParaFPGA 2017 : enlarging the scope of parallel programming with FPGAs
-
Calling hardware procedures in a reconfigurable accelerator using RPC-FPGA
-
- Journal Article
- A1
- open access
High-level synthesis optimization for blocked floating-point matrix multiplication
-
- Conference Paper
- P1
- open access
ParaFPGA15 : exploring threads and trends in programmable hardware
(2016) PARALLEL COMPUTING : ON THE ROAD TO EXASCALE. In Advances in Parallel Computing 27. p.501-504 -
High-level synthesis for FPGAs, the Swiss army knife for high-performance computing
-
Hard versus soft software defined radio
-
- Conference Paper
- P1
- open access
ParaFPGA 2013 : harnessing programs, power and performance in parallel FPGA applications
-
- Conference Paper
- C1
- open access
Performance and resource modeling for FPGAs using high-level synthesis tools
-
- Conference Paper
- C3
- open access
Performance and toolchain of a combined GPU/FPGA desktop